
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
783 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
Table 441.MCPWM Capture Control set address
Table 442.MCPWM Capture control clear register
(MCINTEN - 0x400B 8050) bit description . . .502
Table 446.PWM interrupt enable set register
Table 447.PWM interrupt enable clear register
Table 448.MCPWM Interrupt Flags read address (MCINTF -
0x400B 8068) bit description . . . . . . . . . . . . .503
Table 449.MCPWM Interrupt Flags set address
(PWMINTF_SET - 0x400B 806C) bit description .
503
Table 450.MCPWM Interrupt Flags clear address
(PWMINTF_CLR - 0x400B 8070) bit description .
503
Table 451.MCPWM Count Control read address
(MCCNTCON - 0x400B 805C) bit description 504
Table 452.MCPWM Count Control set address
Table 453.MCPWM Count Control clear address
Table 454.MCPWM Timer/Counter 0-2 registers (MCTC0-2 -
Table 455.MCPWM Limit 0-2 registers (MCLIM0-2 -
Table 456.MCPWM Match 0-2 registers (MCMAT0-2 -
addresses 0x400B 8030, 0x400B 8034,
0x400B 8038) bit description . . . . . . . . . . . . .507
Table 457.MCPWM Dead-time register (MCDT - address
0x400B 803C) bit description . . . . . . . . . . . . .508
Table 458.MCPWM Communication Pattern register (MCCP
- address 0x400B 8040) bit description . . . . .508
Table 459.MCPWM Capture read addresses (MCCAP0/1/2 -
Table 460.MCPWM Capture clear address (CAP_CLR -
0x400B 8074) bit description . . . . . . . . . . . . .509
Table 461.Encoder states . . . . . . . . . . . . . . . . . . . . . . . .518
Table 462.Encoder state transitions
[1]
. . . . . . . . . . . . . . 518
Table 463.Encoder direction . . . . . . . . . . . . . . . . . . . . . 519
Table 464.QEI pin description. . . . . . . . . . . . . . . . . . . . . 520
Table 465.Register summary . . . . . . . . . . . . . . . . . . . . . 521
Table 466:QEI Control register (QEICON - address
0x400B C000) bit description. . . . . . . . . . . . . 522
Table 467:QEI Configuration register (QEICONF - address
0x400B C008) bit description. . . . . . . . . . . . . 522
Table 468:QEI Interrupt Status register (QEISTAT - address
0x400B C004) bit description. . . . . . . . . . . . . 522
Table 469:QEI Position register (QEIPOS - address
0x400B C00C) bit description . . . . . . . . . . . . 523
Table 470:QEI Maximum Position register (QEIMAXPOS -
address 0x400B C010) bit description . . . . . . 523
Table 471:QEI Position Compare register 0 (CMPOS0 -
address 0x400B C014) bit description . . . . . . 523
Table 472:QEI Position Compare register 1 (CMPOS1 -
address 0x400B C018) bit description . . . . . . 523
Table 473:QEI Position Compare register 2 (CMPOS2 -
address 0x400B C01C) bit description . . . . . 523
Table 474:QEI Index Count register (CMPOS - address
0x400B C020) bit description. . . . . . . . . . . . . 524
Table 475:QEI Index Compare register (CMPOS - address
0x400B C024) bit description. . . . . . . . . . . . . 524
Table 476:QEI Timer Load register (QEILOAD - address
0x400B C028) bit description. . . . . . . . . . . . . 524
Table 477:QEI Timer register (QEITIME - address
0x400B C02C) bit description . . . . . . . . . . . . 524
Table 478:QEI Velocity register (QEIVEL - address
0x400B C030) bit description. . . . . . . . . . . . . 524
Table 479:QEI Velocity Capture register (QEICAP - address
0x400B C034) bit description. . . . . . . . . . . . . 525
Table 480:QEI Velocity Compare register (VELCOMP -
address 0x400B C038) bit description . . . . . . 525
Table 481:QEI Digital Filter register (FILTER - address
0x400B C03C) bit description . . . . . . . . . . . . 525
Table 482:QEI Interrupt Status register (QEIINTSTAT -
address 0x400B CFE0) bit description . . . . . 526
Table 483:QEI Interrupt Set register (QEISET - address
0x400B CFEC) bit description . . . . . . . . . . . . 527
Table 484:QEI Interrupt Clear register (QEICLR -
0x400B CFE8) bit description . . . . . . . . . . . . 528
Table 485:QEI Interrupt Enable register (QEIIE - address
0x400B CFE4) bit description . . . . . . . . . . . . 529
Table 486:QEI Interrupt Enable Set register (QEIIES -
address 0x400B CFDC) bit description . . . . . 530
Table 487:QEI Interrupt Enable Clear register (QEIIEC -
address 0x400B CFD8) bit description . . . . . 531
Table 488.RTC pin description . . . . . . . . . . . . . . . . . . . . 534
Table 489.Real-Time Clock register map . . . . . . . . . . . . 534
Table 490.Interrupt Location Register (ILR - address