
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
774 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
3.
Tables
Ordering information . . . . . . . . . . . . . . . . . . . . .6
Ordering options for LPC17xx parts . . . . . . . . . .6
LPC17xx memory usage and details . . . . . . . . 11
APB0 peripherals and base addresses . . . . . .13
APB1 peripherals and base addresses . . . . . .14
Pin summary. . . . . . . . . . . . . . . . . . . . . . . . . . .16
Summary of system control registers . . . . . . . .16
Reset Source Identification register (RSID -
address 0x400F C180) bit description . . . . . . .19
External Interrupt registers . . . . . . . . . . . . . . . .20
Table 10. External Interrupt Flag register (EXTINT - address
0x400F C140) bit description . . . . . . . . . . . . . .21
Table 11. External Interrupt Mode register (EXTMODE -
address 0x400F C148) bit description . . . . . . .22
Table 12. External Interrupt Polarity register (EXTPOLAR -
address 0x400F C14C) bit description . . . . . . .22
Table 13. System Controls and Status register (SCS -
address 0x400F C1A0) bit description . . . . . . .23
Table 14. Summary of system control registers . . . . . . . .26
Table 15. Recommended values for C
X1/X2
in oscillation
mode (crystal and external components
parameters) low frequency mode (OSCRANGE =
0, see
Table 3–13
) . . . . . . . . . . . . . . . . . . . . . .28
Table 16. Recommended values for C
X1/X2
in oscillation
mode (crystal and external components
parameters) high frequency mode (OSCRANGE =
1, see
Table 3–13
) . . . . . . . . . . . . . . . . . . . . . .28
Table 17. Clock Source Select register (CLKSRCSEL -
address 0x400F C10C) bit description . . . . . . .29
Table 18. PLL0 registers . . . . . . . . . . . . . . . . . . . . . . . . .30
Table 19. PLL Control register (PLL0CON - address
0x400F C080) bit description . . . . . . . . . . . . . .32
Table 20. PLL0 Configuration register (PLL0CFG - address
0x400F C084) bit description . . . . . . . . . . . . . .32
Table 21. Multiplier values for PLL0 with a 32 kHz input .33
Table 22. PLL Status register (PLL0STAT - address
0x400F C088) bit description . . . . . . . . . . . . . .35
0x400F C08C) bit description . . . . . . . . . . . . . .36
Table 25. PLL frequency parameter . . . . . . . . . . . . . . . . .36
Table 26. Additional Multiplier Values for use with a Low
Frequency Clock Input . . . . . . . . . . . . . . . . . . .37
Table 27. Potential values for PLL example . . . . . . . . . . .39
Table 28. PLL1 registers . . . . . . . . . . . . . . . . . . . . . . . . .41
Table 29. PLL1 Control register (PLL1CON - address
0x400F C0A0) bit description . . . . . . . . . . . . . .43
Table 30. PLL Configuration register (PLL1CFG - address
0x400F C0A4) bit description. . . . . . . . . . . . . . 43
Table 31. PLL1 Status register (PLL1STAT - address
0x400F C0A8) bit description. . . . . . . . . . . . . . 44
Table 32. PLL1 control bit combinations . . . . . . . . . . . . . 44
Table 33. PLL1 Feed register (PLL1FEED - address
0x400F C0AC) bit description . . . . . . . . . . . . . 45
Table 34. Elements determining PLL frequency . . . . . . . 45
Table 35. PLL1 Divider values . . . . . . . . . . . . . . . . . . . . 46
Table 36. PLL1 Multiplier values . . . . . . . . . . . . . . . . . . . 46
Table 37. CPU Clock Configuration register (CCLKCFG -
address 0x400F C104) bit description . . . . . . . 47
Table 38. USB Clock Configuration register (USBCLKCFG -
address 0x400F C108) bit description . . . . . . . 48
Table 39. IRC Trim register (IRCTRIM - address
0x400F C1A4) bit description. . . . . . . . . . . . . . 48
Table 40. Peripheral Clock Selection register 0 (PCLKSEL0
- address 0x400F C1A8) bit description. . . . . . 49
Table 41. Peripheral Clock Selection register 1 (PCLKSEL1
- address 0x400F C1AC) bit description . . . . . 49
Table 42. Peripheral Clock Selection register bit values . 50
Table 43. Power Control registers . . . . . . . . . . . . . . . . . . 52
Table 44. Power Mode Control register (PCON - address
0x400F C0C0) bit description . . . . . . . . . . . . . 53
Table 45. Encoding of reduced power modes . . . . . . . . . 54
Table 46. Power Control for Peripherals register (PCONP -
address 0x400F C0C4) bit description. . . . . . . 55
Table 47. Clock Output Configuration register
(CLKOUTCFG - 0x400F C1C8) bit description 57
Table 50. Connection of interrupt sources to the Vectored
Interrupt Controller . . . . . . . . . . . . . . . . . . . . . . 63
Table 51. Pin description . . . . . . . . . . . . . . . . . . . . . . . . 66
Table 52. Summary of PINSEL registers . . . . . . . . . . . . . 76
Table 53. Pin function select register bits . . . . . . . . . . . . 76
Table 54. Pin Mode Select register Bits . . . . . . . . . . . . . . 77
Table 55. Open Drain Pin Mode Select register Bits . . . . 78
Table 56. Pin Connect Block Register Map . . . . . . . . . . . 78
Table 57. Pin function select register 0 (PINSEL0 - address
0x4002 C000) bit description . . . . . . . . . . . . . 79
Table 58. Pin function select register 1 (PINSEL1 - address
0x4002 C004) bit description . . . . . . . . . . . . . 80
Table 59. Pin function select register 2 (PINSEL2 - address
0x4002 C008) bit description . . . . . . . . . . . . . 80