
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
125 of 808
NXP Semiconductors
UM10360
Chapter 10: LPC17xx Ethernet
[1]
The maximum AHB clock rate allowed is limited to the maximum CPU clock rate for the device.
11.10 MII Mgmt Command Register (MCMD - 0x5000 0024)
The MII Mgmt Command register (MCMD) has an address of 0x5000 0024. The bit
definition of this register is shown in
.
11.11 MII Mgmt Address Register (MADR - 0x5000 0028)
The MII Mgmt Address register (MADR) has an address of 0x5000 0028. The bit definition
of this register is shown in
.
14:6
-
Unused
0x0
15
RESET MII MGMT
This bit resets the MII Management hardware.
0
31:16
-
Unused
0x0
Table 116. MII Mgmt Configuration register (MCFG - address 0x5000 0020) bit description
Bit
Symbol
Function
Reset
value
Table 117. Clock select encoding
Clock Select
Bit 5
Bit 4
Bit 3
Bit 2
Maximum AHB
clock supported
Host Clock divided by 4
0
0
0
x
10
Host Clock divided by 6
0
0
1
0
15
Host Clock divided by 8
0
0
1
1
20
Host Clock divided by 10
0
1
0
0
25
Host Clock divided by 14
0
1
0
1
35
Host Clock divided by 20
0
1
1
0
50
Host Clock divided by 28
0
1
1
1
70
Host Clock divided by 36
1
0
0
0
80
Host Clock divided by 40
1
0
0
1
90
Host Clock divided by 44
1
0
1
0
100
Host Clock divided by 48
1
0
1
1
120
Host Clock divided by 52
1
1
0
0
130
Host Clock divided by 56
1
1
0
1
140
Host Clock divided by 60
1
1
1
0
150
Host Clock divided by 64
1
1
1
1
160
Table 118. MII Mgmt Command register (MCMD - address 0x5000 0024) bit description
Bit
Symbol
Function
Reset
value
0
READ
This bit causes the MII Management hardware to perform a single Read cycle. The Read data is
returned in Register MRDD (MII Mgmt Read Data).
0
1
SCAN
This bit causes the MII Management hardware to perform Read cycles continuously. This is
useful for monitoring Link Fail for example.
0
31:2
-
Unused
0x0