
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
460 of 808
NXP Semiconductors
UM10360
Chapter 20: LPC17xx I2S interface
Fig 105. Typical receiver master mode, with or without MCLK output
I2SRXMODE[3]
I2S_PCLK
÷N
(1 to 64)
8-bit
Fractional
Rate Divider
÷2
X
Y
I2SRX_MCLK
I
2
S
peripheral
block
(receive)
I2SRXBITRATE[5:0]
I2SRX_WS
I2SRX_SDA
I2SRX_CLK
RX_REF
RX bit clock
I2SRX_RATE[7:0]
I2SRX_RATE[15:8]
(Pin OE)
RX_WS ref
Fig 106. Receiver master mode sharing the transmitter reference clock
÷N
(1 to 64)
I2SRXBITRATE[5:0]
I2SRX_WS
I2SRX_SDA
I2SRX_CLK
TX_REF
RX bit clock
RX_WS ref
I
2
S
peripheral
block
(receive)
Fig 107. 4-wire receiver master mode sharing the transmitter bit clock and WS
I2SRX_WS
I2SRX_SDA
I2SRX_CLK
TX bit clock
TX_WS ref
I
2
S
peripheral
block
(receive)
Fig 108. Typical receiver slave mode
÷N
(1 to 64)
I
2
S
peripheral
block
(receive)
I2SRXBITRATE[5:0]
I2SRX_WS
I2SRX_SDA
I2SRX_CLK
RX_REF
RX bit clock
Fig 109. Receiver slave mode sharing the transmitter reference clock
÷N
(1 to 64)
I
2
S
peripheral
block
(receive)
I2SRXBITRATE[5:0]
I2SRX_WS
I2SRX_SDA
TX_REF
RX bit clock