
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
569 of 808
NXP Semiconductors
UM10360
Chapter 31: LPC17xx General Purpose DMA (GPDMA) controller
[1]
Bit 17 of this register is a read-only status flag.
5.1 DMA Interrupt Status register (DMACIntStat - 0x5000 4000)
The DMACIntStat Register is read-only and shows the status of the interrupts after
masking. A 1 bit indicates that a specific DMA channel interrupt request is active. The
request can be generated from either the error or terminal count interrupt requests.
shows the bit assignments of the DMACIntStat Register.
5.2 DMA Interrupt Terminal Count Request Status register
(DMACIntTCStat - 0x5000 4004)
The DMACIntTCStat Register is read-only and indicates the status of the terminal count
after masking.
shows the bit assignments of the DMACIntTCStat Register.
DMACC5SrcAddr
DMA Channel 5 Source Address Register
0
R/W
0x5000 41A0
DMACC5DestAddr
DMA Channel 5 Destination Address Register
0
R/W
0x5000 41A4
DMACC5LLI
DMA Channel 5 Linked List Item Register
0
R/W
0x5000 41A8
DMACC5Control
DMA Channel 5 Control Register
0
R/W
0x5000 41AC
DMACC5Config
DMA Channel 5 Configuration Register
R/W
0x5000 41B0
Channel 6 registers
DMACC6SrcAddr
DMA Channel 6 Source Address Register
0
R/W
0x5000 41C0
DMACC6DestAddr
DMA Channel 6 Destination Address Register
0
R/W
0x5000 41C4
DMACC6LLI
DMA Channel 6 Linked List Item Register
0
R/W
0x5000 41C8
DMACC6Control
DMA Channel 6 Control Register
0
R/W
0x5000 41CC
DMACC6Config
DMA Channel 6 Configuration Register
R/W
0x5000 41D0
Channel 7 registers
DMACC7SrcAddr
DMA Channel 7 Source Address Register
0
R/W
0x5000 41E0
DMACC7DestAddr
DMA Channel 7 Destination Address Register
0
R/W
0x5000 41E4
DMACC7LLI
DMA Channel 7 Linked List Item Register
0
R/W
0x5000 41E8
DMACC7Control
DMA Channel 7 Control Register
0
R/W
0x5000 41EC
DMACC7Config
DMA Channel 7 Configuration Register
R/W
0x5000 41F0
Table 526. GPDMA register map
…continued
Name
Description
Reset state
Access Address
Table 527. DMA Interrupt Status register (DMACIntStat - 0x5000 4000)
Bit
Name
Function
7:0
IntStat
Status of DMA channel interrupts after masking. Each bit represents one channel:
0 - the corresponding channel has no active interrupt request.
1 - the corresponding channel does have an active interrupt request.
31:8
-
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.