
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
34 of 808
NXP Semiconductors
UM10360
Chapter 4: LPC17xx Clocking and power control
5.5 PLL0 Status register (PLL0STAT - 0x400F C088)
The read-only PLL0STAT register provides the actual PLL0 parameters that are in effect
at the time it is read, as well as PLL0 status. PLL0STAT may disagree with values found in
PLL0CON and PLL0CFG because changes to those registers do not take effect until a
proper PLL0 feed has occurred (see
Section 4–5.8 “PLL0 Feed register (PLL0FEED -
).
13672 2
448.0041
13733 2
450.0029
13733 3
300.0020
13916 2
455.9995
14099 2
461.9960
14420 3
315.0097
14648 2
479.9857
15381 2
504.0046
15381 3
336.0031
15564 3
340.0008
15625 2
512.0000
15869 2
519.9954
16113 2
527.9908
16479 3
359.9892
17578 3
383.9973
18127 3
395.9904
18311 3
400.0099
19226 3
419.9984
19775 3
431.9915
20508 3
448.0041
20599 3
449.9920
20874 3
455.9995
21149 3
462.0070
21973 3
480.0075
23071 3
503.9937
23438 3
512.0109
23804 3
520.0063
24170 3
528.0017
Table 21.
Multiplier values for PLL0 with a 32 kHz input
Multiplier (M)
Pre-divide (N)
F
CCO