
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
784 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
0x4002 4000) bit description . . . . . . . . . . . . .536
Table 491.Clock Control Register (CCR - address
0x4002 4008) bit description . . . . . . . . . . . . .536
Table 492.Counter Increment Interrupt Register (CIIR -
address 0x4002 400C) bit description . . . . . .537
Table 493.Alarm Mask Register (AMR - address
0x4002 4010) bit description . . . . . . . . . . . . .537
Table 494.RTC Auxiliary control register (RTC_AUX -
address 0x4002 405C) bit description . . . . . .538
Table 495.RTC Auxiliary Enable register (RTC_AUXEN -
address 0x4002 4058) bit description. . . . . . .538
Table 496.Consolidated Time register 0 (CTIME0 - address
0x4002 4014) bit description . . . . . . . . . . . . .539
Table 497.Consolidated Time register 1 (CTIME1 - address
0x4002 4018) bit description . . . . . . . . . . . . .539
Table 498.Consolidated Time register 2 (CTIME2 - address
0x4002 401C) bit description . . . . . . . . . . . . .539
Table 499.Time Counter relationships and values . . . . .540
Table 500.Time Counter registers . . . . . . . . . . . . . . . . . .540
Table 501.Calibration register (CALIBRATION - address
0x4002 4040) bit description . . . . . . . . . . . . .541
Table 502.General purpose registers 0 to 4 (GPREG0 to
Table 503.Alarm registers . . . . . . . . . . . . . . . . . . . . . . . .542
Table 504.Watchdog register map. . . . . . . . . . . . . . . . . .544
Table 505:Watchdog Mode register (WDMOD - address
0x4000 0000) bit description . . . . . . . . . . . . .545
Table 506.Watchdog operating modes selection. . . . . . .545
Table 507:Watchdog Constant register (WDTC - address
0x4000 0004) bit description . . . . . . . . . . . . .546
Table 508:Watchdog Feed register (WDFEED - address
0x4000 0008) bit description . . . . . . . . . . . . .546
Table 509:Watchdog Timer Value register (WDTV - address
0x4000 000C) bit description . . . . . . . . . . . . .546
Table 510:Watchdog Timer Clock Source Selection register
Table 511. ADC pin description . . . . . . . . . . . . . . . . . . . .550
Table 512.ADC registers . . . . . . . . . . . . . . . . . . . . . . . . .550
Table 513:A/D Control Register (AD0CR - address
0x4003 4000) bit description . . . . . . . . . . . . .551
Table 514:A/D Global Data Register (AD0GDR - address
0x4003 4004) bit description . . . . . . . . . . . . .552
Table 515:A/D Status register (AD0INTEN - address
0x4003 400C) bit description . . . . . . . . . . . . .553
Table 516:A/D Data Registers (AD0DR0 to AD0DR7 -
0x4003 4010 to 0x4003 402C) bit description 554
Table 517:A/D Status register (AD0STAT - address
0x4003 4030) bit description . . . . . . . . . . . . .554
Table 518:A/D Trim register (ADTRM - address
0x4003 4034) bit description . . . . . . . . . . . . . 555
Table 519.D/A Pin Description . . . . . . . . . . . . . . . . . . . . 557
Table 520.DAC registers. . . . . . . . . . . . . . . . . . . . . . . . . 558
Table 521:D/A Converter Register (DACR - address
0x4008 C000) bit description . . . . . . . . . . . . . 558
Table 522.D/A Control register (DACCTRL - address
0x4008 C004) bit description . . . . . . . . . . . . . 559
Table 523:D/A Converter register (DACR - address
0x4008 C000) bit description . . . . . . . . . . . . . 559
Table 524.Endian behavior . . . . . . . . . . . . . . . . . . . . . . 564
Table 525.DMA Connections . . . . . . . . . . . . . . . . . . . . . 567
Table 526.GPDMA register map . . . . . . . . . . . . . . . . . . 567
Table 527.DMA Interrupt Status register (DMACIntStat -
0x5000 4000) . . . . . . . . . . . . . . . . . . . . . . . . 569
Table 528.DMA Interrupt Terminal Count Request Status
register (DMACIntTCStat - 0x5000 4004) . . . 570
Table 529.DMA Interrupt Terminal Count Request Clear
register (DMACIntTCClear - 0x5000 4008) . . 570
Table 530.DMA Interrupt Error Status register
(DMACIntErrStat - 0x5000 400C) . . . . . . . . . 570
Table 531.DMA Interrupt Error Clear register
(DMACIntErrClr - 0x5000 4010) . . . . . . . . . . 571
Table 532.DMA Raw Interrupt Terminal Count Status register
(DMACRawIntTCStat - 0x5000 4014) . . . . . . 571
Table 533.DMA Raw Error Interrupt Status register
(DMACRawIntErrStat - 0x5000 4018) . . . . . . 571
Table 534.DMA Enabled Channel register
(DMACEnbldChns - 0x5000 401C) . . . . . . . . 572
Table 535.DMA Software Burst Request register
(DMACSoftBReq - 0x5000 4020) . . . . . . . . . 572
Table 536.DMA Software Single Request register
(DMACSoftSReq - 0x5000 4024) . . . . . . . . . 572
Table 537.DMA Software Last Burst Request register
(DMACSoftLBReq - 0x5000 4028) . . . . . . . . 573
Table 538.DMA Software Last Single Request register
(DMACSoftLSReq - 0x5000 402C) . . . . . . . . 573
Table 539.DMA Configuration register (DMACConfig -
0x5000 4030) . . . . . . . . . . . . . . . . . . . . . . . . 574
Table 540.DMA Synchronization register (DMACSync -
0x5000 4034) . . . . . . . . . . . . . . . . . . . . . . . . 574
Table 541.DMA Request Select register (DMAReqSel -
0x4000 C1C4) . . . . . . . . . . . . . . . . . . . . . . . . 574
Table 542.DMA Channel Source Address registers
(DMACCxSrcAddr - 0x5000 41x0) . . . . . . . . 576
Table 543.DMA Channel Destination Address registers
(DMACCxDestAddr - 0x5000 41x4) . . . . . . . 576
Table 544.DMA Channel Linked List Item registers
(DMACCxLLI - 0x5000 41x8) . . . . . . . . . . . . 576
Table 545.DMA channel control registers (DMACCxControl -
0x5000 41xC) . . . . . . . . . . . . . . . . . . . . . . . . 577