
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
790 of 808
continued >>
NXP Semiconductors
UM10360
Chapter 35: LPC17xx Supplementary information
PLL1 Status register (PLL1STAT - 0x400F C0A8)
43
PLL1 modes . . . . . . . . . . . . . . . . . . . . . . . . . . 44
PLL1 Interrupt: PLOCK1. . . . . . . . . . . . . . . . . 44
PLL1 Feed register (PLL1FEED - 0x400F C0AC)
45
PLL1 and Power-down mode . . . . . . . . . . . . . 45
PLL1 frequency calculation . . . . . . . . . . . . . . 45
Procedure for determining PLL1 settings . . . . 46
Clock dividers . . . . . . . . . . . . . . . . . . . . . . . . . 47
IRC Trim Register (IRCTRIM - 0x400F C1A4) 48
Power control . . . . . . . . . . . . . . . . . . . . . . . . . 50
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . 50
Deep Sleep mode . . . . . . . . . . . . . . . . . . . . . 51
Power-down mode . . . . . . . . . . . . . . . . . . . . . 51
Deep Power-down mode . . . . . . . . . . . . . . . . 52
Peripheral power control . . . . . . . . . . . . . . . . 52
Register description . . . . . . . . . . . . . . . . . . . . 52
Power Mode Control register (PCON -
0x400F C0C0) . . . . . . . . . . . . . . . . . . . . . . . . 53
Encoding of Reduced Power Modes . . . . . . . 54
Wake-up from Reduced Power Modes . . . . . 54
Power control usage notes . . . . . . . . . . . . . . 56
Power domains . . . . . . . . . . . . . . . . . . . . . . . 56
Wake-up timer . . . . . . . . . . . . . . . . . . . . . . . . . 56
External clock output pin . . . . . . . . . . . . . . . . 57
Clock Output Configuration register
(CLKOUTCFG - 0x400F C1C8) . . . . . . . . . . . 57
Chapter 5: LPC17xx Flash accelerator
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
Flash accelerator blocks . . . . . . . . . . . . . . . . . 59
Flash memory bank . . . . . . . . . . . . . . . . . . . . 59
Flash programming Issues . . . . . . . . . . . . . . . 60
Register description . . . . . . . . . . . . . . . . . . . . 60
Flash Accelerator Configuration register
(FLASHCFG - 0x400F C000) . . . . . . . . . . . . . . 60
Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
Chapter 6: LPC17xx Nested Vectored Interrupt Controller (NVIC)
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
Interrupt sources. . . . . . . . . . . . . . . . . . . . . . . 63
Chapter 7: LPC17xx Pin configuration
LPC17xx pin configuration . . . . . . . . . . . . . . . 66
LPC17xx pin description . . . . . . . . . . . . . . . . 66
Chapter 8: LPC17xx Pin connect block
How to read this chapter . . . . . . . . . . . . . . . . . 76
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76
Pin function select register values. . . . . . . . . 76
Pin mode select register values . . . . . . . . . . . 77
Register description . . . . . . . . . . . . . . . . . . . . 78