
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
745 of 808
NXP Semiconductors
UM10360
Chapter 34: Appendix: Cortex-M3 User Guide
Each PRI_N field is 8 bits wide, but the processor implements only bits[7:3] of each field,
and bits[2:0] read as zero and ignore writes.
4.3.9.1
System Handler Priority Register 1
The bit assignments are shown in
.
4.3.9.2
System Handler Priority Register 2
The bit assignments are shown in
.
4.3.9.3
System Handler Priority Register 3
The bit assignments are shown in
.
4.3.10 System Handler Control and State Register
The SHCSR enables the system handlers, and indicates:
•
the pending status of the bus fault, memory management fault, and SVC exceptions
•
the active status of the system handlers.
See the register summary in
for the SHCSR attributes. The bit assignments
are shown in
Table 635. System fault handler priority fields
Handler
Field
Register description
Memory management fault
PRI_4
Bus fault
PRI_5
Usage fault
PRI_6
SVCall
PRI_11
PendSV
PRI_14
SysTick
PRI_15
Table 636. SHPR1 register bit assignments
Bits
Name
Function
[31:24]
PRI_7
Reserved
[23:16]
PRI_6
Priority of system handler 6, usage fault
[15:8]
PRI_5
Priority of system handler 5, bus fault
[7:0]
PRI_4
Priority of system handler 4, memory management fault
Table 637. SHPR2 register bit assignments
Bits
Name
Function
[31:24]
PRI_11
Priority of system handler 11, SVCall
[23:0]
-
Reserved
Table 638. SHPR3 register bit assignments
Bits
Name
Function
[31:24]
PRI_15
Priority of system handler 15, SysTick exception
[23:16]
PRI_14
Priority of system handler 14, PendSV
[15:0]
-
Reserved