
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
55 of 808
NXP Semiconductors
UM10360
Chapter 4: LPC17xx Clocking and power control
Important: valid read from a peripheral register and valid write to a peripheral
register is possible only if that peripheral is enabled in the PCONP register!
Note that the DAC peripheral does not have a control bit in PCONP. To enable the DAC,
its output must be selected to appear on the related pin, P0.26, by configuring the
PINSEL1 register. See
Section 8–5.2 “Pin Function Select Register 1 (PINSEL1 -
Table 46.
Power Control for Peripherals register (PCONP - address 0x400F C0C4) bit
description
Bit
Symbol
Description
Reset
value
0
-
Reserved.
NA
1
PCTIM0
Timer/Counter 0 power/clock control bit.
1
2
PCTIM1
Timer/Counter 1 power/clock control bit.
1
3
PCUART0
UART0 power/clock control bit.
1
4
PCUART1
UART1 power/clock control bit.
1
5
-
Reserved.
NA
6
PCPWM1
PWM1 power/clock control bit.
1
7
PCI2C0
The I
2
C0 interface power/clock control bit.
1
8
PCSPI
The SPI interface power/clock control bit.
1
9
PCRTC
The RTC power/clock control bit.
1
10
PCSSP1
The SSP 1 interface power/clock control bit.
1
11
-
Reserved.
NA
12
PCADC
A/D converter (ADC) power/clock control bit.
Note:
Clear the PDN bit in the AD0CR before clearing this bit, and set
this bit before setting PDN.
0
13
PCCAN1
CAN Controller 1 power/clock control bit.
0
14
PCCAN2
CAN Controller 2 power/clock control bit.
0
15
PCGPIO
GPIO
1
16
PCRIT
Repetitive Interrupt Timer power/clock control bit.
0
17
PCMCPWM Motor Control PWM
0
18
PCQEI
Quadrature Encoder Interface power/clock control bit.
0
19
PCI2C1
The I
2
C1 interface power/clock control bit.
1
20
-
Reserved.
NA
21
PCSSP0
The SSP0 interface power/clock control bit.
1
22
PCTIM2
Timer 2 power/clock control bit.
0
23
PCTIM3
Timer 3 power/clock control bit.
0
24
PCUART2
UART 2 power/clock control bit.
0
25
PCUART3
UART 3 power/clock control bit.
0
26
PCI2C2
I
2
C interface 2 power/clock control bit.
1
27
PCI2S
I
2
S interface power/clock control bit.
0
28
-
Reserved.
NA
29
PCGPDMA
GPDMA function power/clock control bit.
0
30
PCENET
Ethernet block power/clock control bit.
0
31
PCUSB
USB interface power/clock control bit.
0