
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
459 of 808
NXP Semiconductors
UM10360
Chapter 20: LPC17xx I2S interface
Fig 104. 4-wire transmitter slave mode sharing the receiver bit clock and WS
I2STX_WS
I2STX_SDA
RX bit clock
RX_WS ref
I
2
S
peripheral
block
(transmit)
Table 401: I
2
S receive modes
I2SDAI
[5]
I2SRXMODE
[3:0]
Description
0
0 0 0 0
Typical receiver master mode. See
The
I
2
S
receive function operates as a master.
The receive clock source is the fractional rate divider.
The WS used is the internally generated RX_WS.
The RX_MCLK pin is not enabled for output.
0
0 0 1 0
Receiver master mode sharing the transmitter reference clock. See
.
The
I
2
S
receive function operates as a master.
The receive clock source is TX_REF.
The WS used is the internally generated RX_WS.
The RX_MCLK pin is not enabled for output.
0
0 1 0 0
4-wire receiver master mode sharing the transmitter bit clock and WS. See
.
The
I
2
S
receive function operates as a master.
The receive clock source is the TX bit clock.
The WS used is the internally generated TX_WS.
The RX_MCLK pin is not enabled for output.
0
1 0 0 0
Receiver master mode with RX_MCLK output. See
The
I
2
S
receive function operates as a master.
The receive clock source is the fractional rate divider.
The WS used is the internally generated RX_WS.
The RX_MCLK pin is enabled for output.
1
0 0 0 0
Typical receiver slave mode. See
The
I
2
S
receive function operates as a slave.
The receive clock source is the RX_CLK pin.
The WS used is the RX_WS pin.
1
0 0 1 0
Receiver slave mode sharing the transmitter reference clock. See
The
I
2
S
receive function operates as a slave.
The receive clock source is TX_REF.
The WS used is the RX_WS pin.
1
0 1 0 0
This is a 4-wire receiver slave mode sharing the transmitter bit clock and WS. See
The
I
2
S
receive function operates as a slave.
The receive clock source is the TX bit clock.
The WS used is TX_WS ref.