MOTOROLA
Chapter 15. Clocks and Power Control
15-31
Part IV. Hardware Interface
Table 15-10 describes PLPRCR[CSR] and DER[CHSTPE] bit combinations.
19
TMIST
Timers interrupt status. Cleared at reset. Set when a real-time clock, periodic interrupt timer,
timebase, or decrementer interrupt occurs. This bit is cleared by writing a 1 (writing a zero has no
effect). Entry into low-power mode is disabled when TMIST is set.
0 = No timer interrupt was detected.
1 = A timer interrupt was detected.
20
Ñ
Reserved, should be cleared.
21
CSRC
Clock source. SpeciÞes whether DFNH or DFNL generates the general system clock. Cleared by
hard reset.
0 = The general system clock is generated by the DFNH Þeld.
1 = The general system clock is generated by the DFNL Þeld.
22Ð23 LPM
Low-power modes. This bit, in conjunction with TEXPS and CSRC, speciÞes the operating mode of
the core. There are seven possible modes. In the normal modes, you can write a non-zero value to
this Þeld. In the other modes, only a reset or asynchronous interrupt can clear this Þeld.
00 = Normal high/normal low mode.
01 = Doze high/doze low mode.
10 = Sleep mode.
11 = Deep-sleep/power-down mode.
24
CSR
Checkstop reset enable. Enables an automatic reset when the processor enters checkstop mode. If
the processor enters debug mode at reset, then reset is not generated automatically; refer to
Table 15-10. See Section 37.5.2.2, ÒDebug Enable Register (DER).Ó
25
LOLRE Loss-of-lock reset enable. Enables hard reset generation when a loss-of-lock indication occurs.
0 =A hard reset is not generated when a loss-of-lock is indicated.
1 =A hard reset is generated when a loss-of-lock is indicated.
26
FIOPD
Force I/O pull down. Indicates when the address and data external pins are driven by an internal
pull-down device in sleep and deep-sleep mode.
0 =No pull-down on the address and data bus.
1 =Address and data bus is driven low in sleep and deep-sleep mode.
27Ð31 Ñ
Reserved, should be cleared.
Table 15-10. PLPRCR[CSR] and DER[CHSTPE] Bit Combinations
PLPRCR[CSR]
DER[CHSTPE]
Checkstop Mode
Result
0
0
No
Ñ
0
0
Yes
Ñ
0
1
No
Ñ
0
1
Yes
Enter debug mode
1
0
No
Ñ
1
0
Yes
Automatic reset
1
1
No
Ñ
1
1
Yes
Enter debug mode
Table 15-9. PLPRCR Field Descriptions (Continued)
Bits
Name
Description
Содержание MPC860 PowerQUICC
Страница 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Страница 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Страница 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Страница 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Страница 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Страница 1106: ......