MOTOROLA
Chapter 37. System Development and Debugging
37-45
Part VI. Debug and Test
ICR protection is described in Table 37-15 Table 37-24 describes ICR Þelds.
Table 37-24. ICR Field Descriptions
Bits
Name
Description
0
Ñ
Reserved
1
RST
Reset interrupt bit. Set when the SRESET is asserted.
2
CHSTP
Check stop bit. Set when the machine check interrupt is asserted and MSR[ME] = 0. Results in
debug mode entry if debug mode is enabled and the corresponding enable bit is set. Otherwise,
the processor enters checkstop state.
3
MCI
Machine check interrupt bit. Set when the machine check interrupt is asserted and MSR[ME]
=1. Causes debug mode entry if debug mode is enabled and the corresponding enable bit is
set.
4Ð5
Ñ
Reserved
6
EXTI
External interrupt bit. Set when the external interrupt is asserted. Causes debug mode entry if
debug mode is enabled and the corresponding enable bit is set.
7
ALI
Alignment interrupt bit. Set when the alignment interrupt is asserted. Causes debug mode entry
if debug mode is enabled and the corresponding enable bit is set.
8
PRI
Program interrupt bit. Set when the program interrupt is asserted. Causes debug mode entry if
debug mode is enabled and the corresponding enable bit is set.
9
FPUVI
Floating-point unavailable interrupt bit. Set when the ßoating-point unavailable interrupt is
asserted. Causes debug mode entry if debug mode is enabled and the corresponding enable bit
is set.
10
DECI
Decrementer interrupt bit. Set when the decrementer interrupt is asserted. Causes debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
11Ð1
2
Ñ
Reserved
13
SYSI
System call interrupt bit. Set when the system call interrupt is asserted. Causes debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
14
TR
Trace interrupt bit. Set when in single-step mode or when in branch trace mode. Causes debug
mode entry if debug mode is enabled and the corresponding enable bit is set.
15Ð1
6
Ñ
Reserved
17
SEI
Implementation-dependent software emulation interrupt. Set when the ßoating-point assist
interrupt is asserted. Causes debug mode entry if debug mode is enabled and the
corresponding enable bit is set.
18
ITLBM
S
Implementation-speciÞc ITLB miss. Set as a result of an ITLB miss. Causes debug mode entry
if debug mode is enabled and the corresponding enable bit is set.
19
DTLBM
S
Implementation-speciÞc DTLB miss. Set as a result of an DTLB miss. Causes debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
20
ITLBER
Implementation-speciÞc ITLB error. Set as a result of an ITLB error. Causes debug mode entry
if debug mode is enabled and the corresponding enable bit is set.
21
DTLBE
R
Implementation-speciÞc DTLB error. Set as a result of an DTLB error. results in debug mode
entry if debug mode is enabled and the corresponding enable bit is set.
Содержание MPC860 PowerQUICC
Страница 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Страница 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Страница 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Страница 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Страница 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Страница 1106: ......