13-8
MPC860 PowerQUICC UserÕs Manual
MOTOROLA
Part IV. Hardware Interface
BR
Hi-Z
G4
Bidirectional Bus RequestÑAsserted low when a possible master is
requesting ownership of the bus. When the MPC860 is
conÞgured to work with the internal arbiter, this signal is
conÞgured as an input. When the MPC860 is conÞgured to
work with an external arbiter, this signal is conÞgured as an
output.
BG
Hi-Z
E2
Bidirectional Bus GrantÑAsserted low when the arbiter of the external bus
grants the bus to a speciÞc device. When the MPC860 is
conÞgured to work with the internal arbiter, BG is conÞgured
as an output and asserted every time the external master
asserts BR and its priority request is higher than any internal
sources requiring a bus transfer. However, when the MPC860
is conÞgured to work with an external arbiter, BG is an input.
BB
Hi-Z
E1
Bidirectional
Active
Pull-up
Bus BusyÑAsserted low by a master to show that it owns the
bus. The MPC860 asserts BB after the arbiter grants it bus
ownership and BB is negated.
FRZ
IRQ6
See
Section
G3
Bidirectional FreezeÑOutput asserted to indicate that the core is in debug
mode.
Interrupt Request 6ÑOne of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core. Note that the interrupt request signal
sent to the interrupt controller is the logical AND of FRZ/IRQ6
(if deÞned as IRQ6) and DP3/IRQ6 (if deÞned as IRQ6).
IRQ0
Hi-Z
V14
Input
Interrupt Request 0ÑOne of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
IRQ1
Hi-Z
U14
Input
Interrupt Request 1ÑOne of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
IRQ7
Hi-Z
W15
Input
Interrupt Request 7ÑOne of eight external inputs that can
request (by means of the internal interrupt controller) a service
routine from the core.
CS[0Ð5]
High
C3, A2, D4,
E4, A4, B4
Output
Chip SelectÑThese outputs enable peripheral or memory
devices at programmed addresses if they are appropriately
deÞned. CS0 can be conÞgured to be the global chip-select for
the boot device.
CS6
CE1_B
High
D5
Output
Chip Select 6ÑThis output enables a peripheral or memory
device at a programmed address if deÞned appropriately in the
BR6 and OR6 in the memory controller.
Card Enable 1 Slot BÑThis output enables even byte transfers
when accesses to the PCMCIA Slot B are handled under the
control of the PCMCIA interface.
CS7
CE2_B
High
C4
Output
Chip Select 7ÑThis output enables a peripheral or memory
device at a programmed address if deÞned appropriately in the
BR7 and OR7 in the memory controller.
Card Enable 2 Slot BÑThis output enables odd byte transfers
when accesses to the PCMCIA Slot B are handled under the
control of the PCMCIA interface.
Table 13-1. Signal Descriptions (Continued)
Name
Reset
Number
Type
Description
Содержание MPC860 PowerQUICC
Страница 3: ...MPC860UM AD 07 98 REV 1 MPC860 PowerQUICC ª UserÕs Manual ...
Страница 36: ...xxxvi MPC860 PowerQUICC UserÕs Manual MOTOROLA CONTENTS Paragraph Number Title Page Number ...
Страница 78: ...I iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 88: ...1 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 114: ...3 16 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part I Overview ...
Страница 226: ...8 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 262: ...9 36 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part II PowerPC Microprocessor Module ...
Страница 274: ...III iv MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 320: ...12 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part III Configuration ...
Страница 325: ...MOTOROLA Part IV Hardware Interface IV v Part IV Hardware Interface ...
Страница 326: ...IV vi MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 352: ...13 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 394: ...14 42 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 426: ...15 32 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 530: ...17 26 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part IV Hardware Interface ...
Страница 632: ...21 44 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 660: ...22 28 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 708: ...24 24 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 748: ...27 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 846: ...31 20 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 914: ...35 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 948: ...36 34 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part V The Communications Processor Module ...
Страница 998: ...37 48 MPC860 PowerQUICC UserÕs Manual MOTOROLA Part VI Debug and Test ...
Страница 1016: ...A 10 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1024: ...B 8 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1030: ...C 6 MPC860 PowerQUICC UserÕs Manual MOTOROLA Appendixes ...
Страница 1086: ...Glossary 12 MPC860 PowerQUICC UserÕs Manual MOTOROLA ...
Страница 1106: ......