XAUI v12.3 Product Guide
61
PG053 April 6, 2016
Chapter 2:
Product Specification
PHY XS MDIO Register Map
When the core is configured as a PHY XGXS, it occupies MDIO Device Address 4 in the
MDIO register address map (
MDIO Register 4.0: PHY XS Control 1
shows the MDIO Register 4.0: PHY XS Control 1.
Table 2
‐
44:
PHY XS MDIO Registers
Register Address
Register Name
4.0
PHY XS Control 1
4.1
PHY XS Status 1
4.2, 4.3
Device Identifier
4.4
PHY XS Speed Ability
4.5, 4.6
Devices in Package
4.7
Reserved
4.8
PHY XS Status 2
4.9 to 4.13
Reserved
4.14, 4.15
Package Identifier
4.16 to 4.23
Reserved
4.24
10G PHY XGXS Lane Status
4.25
10G PHY XGXS Test Control
X-Ref Target - Figure 2-29
Figure 2
‐
29:
PHY XS Control 1 Register
RESET
LOOPBACK
RSVD
RSVD
RSVD
LOW POWER
SPEED
SPEED
SPEED
15 14 13 12 11 10
7
6
5
2
1
0
Reg 4.0
X13701