XAUI v12.3 Product Guide
122
PG053 April 6, 2016
Appendix B:
Migrating and Upgrading
reset156 IN
Synchronous reset
generated inside the core
Port no longer required, remove connection.
mgt_tx_ready OUT
Grouped all debug signals
in one port.
Rename to
debug[0]
align_status
OUT
Grouped all debug signals
in one port.
Rename to
debug[5]
sync_status[3:0]
OUT
Grouped all debug signals
in one port.
Rename to
debug[4:1]
drp_addr[8:0]
IN
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drpaddr
,
gt1_drpaddr
,
gt2_drpaddr
,
gt3_drpaddr
drp_en[3:0]
IN
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drpen
,
gt1_drpen
,
gt2_drpen
,
gt3_drpen
drp_we[3:0] IN
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drpwe
,
gt1_drpwe
,
gt2_drpwe
,
gt3_drpwe
drp_i[15:0]
IN
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drpi
,
gt1_drpi
,
gt2_drpi
,
gt3_drpi
drp_o[63:0]
OUT
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drpo
,
gt1_drpo
,
gt2_drpo
,
gt3_drpo
drp_rdy[3:0]
OUT
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drprdy
,
gt1_drprdy
,
gt2_drprdy
,
gt3_drprdy
drp_busy OUT
DRP interface moved to
Transceiver Control and
Status Ports
Use
gt0_drp_busy
,
gt1_drp_busy
,
gt2_drp_busy
,
gt3_drp_busy
Table B
‐
2:
Ports Added in v12.0
Port
Direction
Reason for change
Proposed Solution
clk156_out
OUT
Clock generated inside the core Used to share the core 156.25 MHz clock
clk156_lock
OUT
Clock generated inside the core Used to share the core 156.25 MHz clock
debug[5:0]
OUT
Grouped all debug signals in
one port
debug [5]
previously named
align_status,
debug[4:1]
previously
named
sync_status[3:0]
and
debug[0]
previously named
mgt_tx_ready
.
Table B
‐
1:
Ports Removed from v11.0
(Cont’d)
Port
Direction Reason for change
Proposed Solution