XAUI v12.3 Product Guide
99
PG053 April 6, 2016
Chapter 6:
Design Considerations
7 Series FPGA GTX Transceivers
A single IBUFDS_GTE2 module is used to feed the reference clock to GTXE2_COMMON
transceiver Quad PLL (QPLL). The IBUFDS_GTE2 is included in the Shared Logic level of
hierarchy and so can be included either in the example design or alternatively inside the
core. See
respectively for the shared logic to be included in the
example design or in the core.
X-Ref Target - Figure 6-9
Figure 6
‐
9:
Clock Scheme for Internal Client-Side Interface 7 Series FPGA GTX Transceiver
Shared Logic in Example Design
GTXE2_COMMON
GTREFCLK0
QPLLOUTCLK
PLLOUTREFCLK
GTXE2_CHANNEL
QPLLREFCLK
QPLLCLK
TXUSRCLK
TXUSRCLK2
RXUSRCLK
RXUSRCLK2
TXOUTCLK
DCLK
refclk_p
refclk_n
refclk
dclk
BUFG
XAUI Encrypted HDL
Shareable logic
CORE
clk156
usrclk
Clock Logic
Virtex7/Kintex7
x13733
BUFG
IBUFDS_GTE2
FONBRXW
0+]
GHIDXOW