XAUI v12.3 Product Guide
20
PG053 April 6, 2016
Chapter 2:
Product Specification
gt0_rxnotintable_out[3:0]
out
clk156_out
Active-High indicates the corresponding byte of the
received data was not a valid character in the 8B/10B
table.
gt0_rxcommadet_out
out
clk156_out This signal is asserted when the comma alignment
block detects a comma.
CHANNEL 1
GT1 DRP
gt1_drpaddr[8:0]
in
dclk
DRP address bus for channel 1.
gt1_drpen
in
dclk
DRP enable signal.
0: No read or write operation performed.
1: enables a read or write operation.
gt1_drpdi[15:0]
in
dclk
Data bus for writing configuration data to the
transceiver for channel 1.
gt1_drpdo[15:0]
out
dclk
Data bus for reading configuration data from the
transceiver for channel 1.
gt1_drprdy
out
dclk
Indicates operation is complete for write operations
and data is valid for read operations for channel 1.
gt1_drpwe
in
dclk
DRP write enable for channel 1.
0: Read operation when drpen is 1.
1: Write operation when drpen is 1.
gt1_drp_busy
out
dclk
(GTPE2 all configurations or GTHE2 10G
configuration). Indicates the DRP interface is being
used internally by the serial transceiver and should not
be driven until this signal is deasserted.
GT1 TX Reset and Initialization
gt1_txpmareset_in
in
Async
Starts the TX PMA reset process.
gt1_txpcsreset_in
in
Async
Starts the TX PCS reset process.
gt1_txresetdone_out
out
clk156_out When asserted the serial transceiver TX has finished
reset and is ready for use.
GT1 RX Reset and Initialization
gt1_rxpmareset_in
in
Async
Starts the RX PMA reset process.
gt1_rxpcsreset_in
in
Async
Starts the RX PCS reset process.
gt1_rxpmaresetdone_out
out
Async
(GTHE2 and GTPE2) This active-High signal indicates
RX PMA reset is complete.
gt1_rxresetdone_out
out
clk156_out When asserted the serial transceiver RX has finished
reset and is ready for use.
GT1 Clocking
gt1_rxbufstatus_out[2:0]
out
clk156_out RX buffer status.
gt1_txphaligndone_out
out
Async
TX phase alignment done.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description