XAUI v12.3 Product Guide
116
PG053 April 6, 2016
Chapter 8:
Detailed Example Design
The example design contains the following:
• Clock management logic and clock buffer instances
• Re-timing registers on the parallel data interface, both on inputs and outputs
• An instance of the block level module which contains the core, transceiver wrappers
and associated logic
The example design allows the HDL to go through implementation and simulation. It is not
intended to be placed directly on a board and does not constrain the I/O pins.
The example design can be opened in a separate project by generating the
Examples
'
output product, then right clicking the core instance and choosing
Open IP Example
Design...
X-Ref Target - Figure 8-4
Figure 8
‐
4:
Example HDL Wrapper for XAUI with Shared Logic in Core
(UltraScale Architecture)
component_name_gt (UltraScale wizard subcore)
XAUI Encrypted HDL
Clock Logic
component_name_clk_clocking.vhd/v
Reset Logic
component_name_clk_resets.vhd/v
Reg
In
Reg
Out
Support Clocking
component_name_support_clocking.vhd/v
component_name.vhd/v
component_name_example_design.vhd/v
UltraScale Architecture