
XAUI v12.3 Product Guide
21
PG053 April 6, 2016
Chapter 2:
Product Specification
gt1_txphinitdone_out
out
Async
TX phase alignment initialization done.
gt1_txdlysresetdone_out
out
Async
TX delay alignment soft reset done.
gt1_cplllock_out
out
Async
(GTHE2) This active-High PLL frequency lock signal
indicates that the PLL frequency is within
predetermined tolerance.
Signal Integrity and Functionality
GT1 Eye scan
gt1_eyescantrigger_in
in
clk156_out Causes a trigger event.
gt1_eyescanreset_in
in
Async
This port is driven High and then deasserted to start
the EYESCAN reset process.
gt1_eyescandataerror_out
out
Async
Asserts High for one
rec_clk
cycle when an
(unmasked) error occurs while in the COUNT or ARMED
state.
gt1_rxrate_in[2:0]
in
Reserved
This port dynamically controls the setting for the RX
serial clock divider.
GT1 Loopback
gt1_loopback_in[2:0]
in
Async
Determines the loopback mode.
GT1 Polarity
gt1_rxpolarity_in
in
clk156_out The rxpolarity port can invert the polarity of incoming
data.
gt1_txpolarity_in
in
clk156_out The txpolarity port can invert the polarity of outgoing
data.
GT1 RX Decision Feedback Equalizer (DFE)
gt1_rxlpmen_in
in
Async
(GTXE2 and GTHE2) RX datapath.
0: DFE. 1: LPM.
gt1_rxdfelpmreset_in
in
Async
(GTXE2 and GTHE2) Reset for LPM and DFE datapath.
gt1_rxmonitorsel_in[1:0]
in
Reserved
(GTXE2 and GTHE2) Select signal for
gt1_rxmonitorout_out.
gt1_rxmonitorout_out[6:0]
out
Async
(GTXE2 and GTHE2) Monitor output.
gt1_rxlpmreset_in
in
clk156_out (GTPE2) This port is driven High and then deasserted to
start the LPM reset process.
gt1_rxlpmhfhold_in
in
Async
(GTPE2) Determines whether the value of the
high-frequency boost is either held or adapted.
gt1_rxlpmhfovrden_in
in
Async
(GTPE2) Determines whether the high-frequency boost
is controlled by an attribute or a signal.
gt1_rxlpmlfhold_in
in
Async
(GTPE2) Determines whether the value of the
low-frequency boost is either held or adapted.
gt1_rxlpmlfovrden_in
in
Async
(GTPE2) Determines whether the low-frequency boost
is controlled by an attribute or a signal.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description