XAUI v12.3 Product Guide
101
PG053 April 6, 2016
Chapter 6:
Design Considerations
7 Series FPGA GTP Transceivers
A single IBUFDS_GTE2 module is used to feed the reference clock to the GTPE2_COMMON
PLL. The IBUFDS_GTE2 is included in the Shared Logic level of hierarchy and so can be
included either in the example design or alternatively inside the core. See
and
respectively for the shared logic to be included in the example design or in the
core.
X-Ref Target - Figure 6-11
Figure 6
‐
11:
Clock Scheme for Internal Client-Side Interface 7 Series FPGA GTP Transceiver
Shared Logic in Example Design
GTPE2_COMMON
GTREFCLK0
PLL0OUTCLK
PLL1OUTCLK
PLL0OUTREFCLK
PLL1OUTREFCLK
GTPE2_CHANNEL
PLL0REFCLK
PLL1REFCLK
PLL0CLK
PLL1CLK
TXUSRCLK
TXUSRCLK2
RXUSRCLK
RXUSRCLK2
TXOUTCLK
DCLK
refclk_p
refclk_n
refclk
dclk
BUFG
XAUI Encrypted HDL
Shareable logic
CORE
clk156
usrclk
Clock Logic
Artix7
x13731
IBUFDS_GTE2
BUFG
0+]
GHIDXOW
clk156_out