XAUI v12.3 Product Guide
41
PG053 April 6, 2016
Chapter 2:
Product Specification
MDIO Register 1.10: 10G PMD Signal Receive OK
shows the MDIO 1.10 register: 10G PMD signal receive OK.
shows the 10G PMD Signal Receive OK register bit definitions.
1.8.2
10GBASE-LW
Ability
The block always returns 0 for this
bit.
R/O
0
1.8.1
10GBASE-EW
Ability
The block always returns 0 for this
bit.
R/O
0
1.8.0
PMA Loopback
Ability
The block always returns 1 for this
bit.
R/O
1
X-Ref Target - Figure 2-8
Figure 2
‐
8:
10G PMD Signal Receive OK Register
Table 2
‐
22:
10G PMD Signal Receive OK Register Bit Definitions
Bit
Name
Description
Attributes
Default
Value
1.10.15:5
Reserved
The block always returns 0s for these bits. R/O
All 0s
1.10.4
PMD Receive
Signal OK 3
1 = Signal OK on receive Lane 3
0 = Signal not OK on receive Lane 3
This is the value of the signal_detect[3]
port.
R/O
-
1.10.3
PMD Receive
Signal OK 2
1 = Signal OK on receive Lane 2
0 = Signal not OK on receive Lane 2
This is the value of the signal_detect[2]
port.
R/O
-
1.10.2
PMD Receive
Signal OK 1
1 = Signal OK on receive Lane 1
0 = Signal not OK on receive Lane 1
This is the value of the signal_detect[1]
port.
R/O
-
Table 2
‐
21:
10G PMA/PMD Status 2 Register Bit Definitions
(Cont’d)
Bit
Name
Description
Attributes
Default Value
RSVD
PMD RX SIGNAL
OK 3
PMD RX SIGNAL
OK 2
PMD RX SIGNAL
OK 1
PMD RX SIGNAL
OK 0
GLOBAL
PMD RX SIGNAL
OK
15
5
2
4
3
1
0
Reg 1.10
X13689