XAUI v12.3 Product Guide
27
PG053 April 6, 2016
Chapter 2:
Product Specification
GT3 RX Decision Feedback Equalizer (DFE)
gt3_rxlpmen_in
in
Async
(GTXE2 and GTHE2) RX datapath.
0: DFE. 1: LPM.
gt3_rxdfelpmreset_in
in
Async
(GTXE2 and GTHE2) Reset for LPM and DFE datapath.
gt3_rxmonitorsel_in[1:0]
in
Reserved
(GTXE2 and GTHE2) Select signal for
gt3_rxmonitorout_out
.
gt3_rxmonitorout_out[6:0]
out
Async
(GTXE2 and GTHE2) Monitor output.
gt3_rxlpmreset_in
in
clk156_out (GTPE2) This port is driven High and then deasserted to
start the LPM reset process.
gt3_rxlpmhfhold_in
in
Async
(GTPE2) Determines whether the value of the
high-frequency boost is either held or adapted.
gt3_rxlpmhfovrden_in
in
Async
(GTPE2) Determines whether the high-frequency boost
is controlled by an attribute or a signal.
gt3_rxlpmlfhold_in
in
Async
(GTPE2) Determines whether the value of the
low-frequency boost is either held or adapted.
gt3_rxlpmlfovrden_in
in
Async
(GTPE2) Determines whether the low-frequency boost
is controlled by an attribute or a signal.
GT3 TX Driver
gt3_txpostcursor_in[4:0]
in
Async
Transmitter post-cursor TX post-emphasis control.
gt3_txprecursor_in[4:0]
in
Async
Transmitter post-cursor TX pre-emphasis control.
gt3_txdiffctrl_in[3:0]
in
Async
Driver Swing Control.
gt3_txinhibit_in
in
clk156_out When High, this signal blocks the transmission of data.
GT3 PRBS
gt3_rxprbscntreset_in
in
clk156_out Resets the PRBS error counter.
gt3_rxprbserr_out
out
clk156_out This non-sticky status output indicates that PRBS
errors have occurred.
gt3_rxprbssel_in[2:0]
in
clk156_out Receiver PRBS checker test pattern control.
gt3_txprbssel_in[2:0]
in
clk156_out Transmitter PRBS generator test pattern control.
gt3_txprbsforceerr_in
in
clk156_out
When this port is driven High, errors are forced in the
PRBS transmitter. While this port is asserted, the
output data pattern contains errors.
GT3 RX CDR
gt3_rxcdrhold_in
in
Async
Hold the CDR control loop frozen.
GT3 Digital Monitor
gt3_dmonitorout_out[7:0]
out
Async
(GTXE2) Digital Monitor Output Bus
gt3_dmonitorout_out[14:0]
out
Async
(GTHE2) Digital Monitor Output Bus
gt3_dmonitorout_out[14:0]
out
Async
(GTPE2) Digital Monitor Output Bus
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description