XAUI v12.3 Product Guide
23
PG053 April 6, 2016
Chapter 2:
Product Specification
gt2_drpdo[15:0]
out
dclk
Data bus for reading configuration data from the
transceiver for channel 2.
gt2_drprdy
out
dclk
Indicates operation is complete for write operations
and data is valid for read operations for channel 2.
gt2_drpwe
in
dclk
DRP write enable for channel 2.
0: Read operation when drpen is 1.
1: Write operation when drpen is 1.
gt2_drp_busy
out
dclk
(GTPE2 all configurations or GTHE2 10G
configuration). Indicates the DRP interface is being
used internally by the serial transceiver and should not
be driven until this signal is deasserted.
GT2 TX Reset and Initialization
gt2_txpmareset_in
in
Async
Starts the TX PMA reset process.
gt2_txpcsreset_in
in
Async
Starts the TX PCS reset process.
gt2_txresetdone_out
out
clk156_out When asserted the serial transceiver TX has finished
reset and is ready for use.
GT2 RX Reset and Initialization
gt2_rxpmareset_in
in
Async
Starts the RX PMA reset process.
gt2_rxpcsreset_in
in
Async
Starts the RX PCS reset process.
gt2_rxpmaresetdone_out
out
Async
(GTHE2 and GTPE2) This active-High signal indicates
RX PMA reset is complete.
gt2_rxresetdone_out
out
clk156_out When asserted the serial transceiver RX has finished
reset and is ready for use.
GT2 Clocking
gt2_rxbufstatus_out[2:0]
out
clk156_out RX buffer status.
gt2_txphaligndone_out
out
Async
TX phase alignment done.
gt2_txphinitdone_out
out
Async
TX phase alignment initialization done.
gt2_txdlysresetdone_out
out
Async
TX delay alignment soft reset done.
gt2_cplllock_out
out
Async
(GTHE2) This active-High PLL frequency lock signal
indicates that the PLL frequency is within
predetermined tolerance.
Signal Integrity and Functionality
GT2 Eye Scan
gt2_eyescantrigger_in
in
clk156_out Causes a trigger event.
gt2_eyescanreset_in
in
Async
This port is driven High and then deasserted to start
the EYESCAN reset process.
gt2_eyescandataerror_out
out
Async
Asserts High for one rec_clk cycle when an (unmasked)
error occurs while in the COUNT or ARMED state.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description