XAUI v12.3 Product Guide
26
PG053 April 6, 2016
Chapter 2:
Product Specification
GT3 TX Reset and Initialization
gt3_txpmareset_in
in
Async
Starts the TX PMA reset process.
gt3_txpcsreset_in
in
Async
Starts the TX PCS reset process.
gt3_txresetdone_out
out
clk156_out When asserted the serial transceiver TX has finished
reset and is ready for use.
GT3 RX Reset and Initialization
gt3_rxpmareset_in
in
Async
Starts the RX PMA reset process.
gt3_rxpcsreset_in
in
Async
Starts the RX PCS reset process.
gt3_rxpmaresetdone_out
out
Async
(GTHE2 and GTPE2) This active-High signal indicates
RX PMA reset is complete.
gt3_rxresetdone_out
out
clk156_out When asserted the serial transceiver RX has finished
reset and is ready for use.
GT3 Clocking
gt3_rxbufstatus_out[2:0]
out
clk156_out RX buffer status.
gt3_txphaligndone_out
out
Async
TX phase alignment done.
gt3_txphinitdone_out
out
Async
TX phase alignment initialization done.
gt3_txdlysresetdone_out
out
Async
TX delay alignment soft reset done.
gt3_cplllock_out
out
Async
(GTHE2) This active-High PLL frequency lock signal
indicates that the PLL frequency is within
predetermined tolerance.
Signal Integrity and Functionality
GT3 Eye Scan
gt3_eyescantrigger_in
in
clk156_out Causes a trigger event.
gt3_eyescanreset_in
in
Async
This port is driven High and then deasserted to start
the EYESCAN reset process.
gt3_eyescandataerror_out
out
Async
Asserts High for one rec_clk cycle when an (unmasked)
error occurs while in the COUNT or ARMED state.
gt3_rxrate_in[2:0]
in
Reserved
This port dynamically controls the setting for the RX
serial clock divider.
GT3 Loopback
gt3_loopback_in[2:0]
in
Async
Determines the loopback mode.
GT3 Polarity
gt3_rxpolarity_in
in
clk156_out The rxpolarity port can invert the polarity of incoming
data.
gt3_txpolarity_in
in
clk156_out The txpolarity port can invert the polarity of outgoing
data.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description