XAUI v12.3 Product Guide
59
PG053 April 6, 2016
Chapter 2:
Product Specification
MDIO Register 5.24: DTE XS Lane Status
shows the MDIO Register 5.24: DTE XS Lane Status.
shows the DTE XS Lane Status register bit definitions.
X-Ref Target - Figure 2-27
Figure 2
‐
27:
DTE XS Lane Status Register
RSVD
RSVD
P
A
TTERN TEST
ABILITY
ALIGN ST
A
TUS
LANE 3 SYNC
LANE 2 SYNC
LANE 1 SYNC
LANE 0 SYNC
15
13 12 11 10
4
3
2
1
0
Reg 5.24
X13717
Table 2
‐
42:
DTE XS Lane Status Register Bit Definitions
Bit
Name
Description
Attributes
Default Value
5.24.15:13
Reserved
The block always returns 0 for these bits.
R/O
All 0s
5.24.12
DTE XGXS Lane
Alignment
Status
1 = DTE XGXS receive lanes aligned
0 = DTE XGXS receive lanes not aligned
R/O
-
5.24.11
Pattern testing
ability
The block always returns 1 for this bit.
R/O
1
5.24.10:4
Reserved
The block always returns 0 for these bits.
R/O
All 0s
5.24.3
Lane 3 Sync
1 = Lane 3 is synchronized;
0 = Lane 3 is not synchronized.
R/O
-
5.24.2
Lane 2 Sync
1 = Lane 2 is synchronized;
0 = Lane 2 is not synchronized.
R/O
-
5.24.1
Lane 1 Sync
1 = Lane 1 is synchronized;
0 = Lane 1 is not synchronized.
R/O
-
5.24.0
Lane 0 Sync
1 = Lane 0 is synchronized;
0 = Lane 0 is not synchronized.
R/O
-