XAUI v12.3 Product Guide
32
PG053 April 6, 2016
Chapter 2:
Product Specification
Configuration and Status Signals
The Configuration and Status Signals are shown in
. See
for more information on these signals, including a breakdown of the
configuration and status vectors.
Clocking and Reset Signals and Module
Included in the example design top-level sources are circuits for clock and reset
management. These can include Digital Clock Managers (DCMs), Mixed-Mode Clock
Managers (MMCMs), reset synchronizers, or other useful utility circuits that might be useful
in your particular application.
mdio_out
out
clk156_out
MDIO output
mdio_tri
out
clk156_out
MDIO 3-state; ‘1’ disconnects the output driver from the MDIO
bus.
type_sel[1:0]
in
Tie-off
Type select
prtad[4:0]
in
Tie-off
MDIO port address; you should set this to provide a unique ID
on the MDIO bus.
Table 2
‐
10:
MDIO Management Interface Ports
(Cont’d)
Signal Name
Direction
Clock
Domain
Description
Table 2
‐
11:
Configuration and Status Ports
Signal Name
Direction
Clock
Domain
Description
configuration_ vector[6:0] in
clk156_out
Configuration information for the core.
status_vector[7:0]
out
clk156_out
Status information from the core.
debug[5]
out
clk156_out
align_status: 1 when the XAUI receiver is
aligned across all four lanes, 0 otherwise.
debug[4:1]
out
clk156_out
sync_status: Each pin is 1 when the respective
XAUI lane receiver is synchronized to byte
boundaries, 0 otherwise.
debug[0]
out
clk156_out
Indicates when the TX phase alignment of the
transceiver has been completed.