
XAUI v12.3 Product Guide
95
PG053 April 6, 2016
Chapter 6:
Design Considerations
A 156.25 MHz clock is derived from the transceiver TXOUTCLK port inside the core, and
used as the clock for the datapath logic of the XAUI core. This clock should be used for user
logic connecting to the core, using the clk156_out port; however, it cannot be used as a
clock source for the user logic of a different XAUI core, due to problems of phase alignment.
For more information about UltraScale device transceiver clock distribution, see the
UltraScale Architecture GTY Transceivers User Guide
X-Ref Target - Figure 6-6
Figure 6
‐
6:
Clock Scheme for Internal Client-Side Interface UltraScale Architecture GTY
Transceiver Shared Logic in Core
Shareable logic
*7<(B&20021
*75()&/.
43//287&/.
43//2875()&/.
*7<(B&+$11(/
43//5()&/.
43//&/.
7;865&/.
7;865&/.
5;865&/.
5;865&/.
7;287&/.
'&/.
UHIFONBS
UHIFONBQ
0+]
GHIDXOW
UHIFON
GFON
%8)*B*7
;$8,(QFU\SWHG+'/
&25(
FON
XVUFON
&ORFN/RJLF
*7<(8OWUD6FDOH
;
IBUFDS_GTE3
%8)*
FONBRXW