XAUI v12.3 Product Guide
17
PG053 April 6, 2016
Chapter 2:
Product Specification
Transceiver Control and Status Ports
Optional ports that, if enabled, allow the monitoring and control of certain important ports
of the transceivers. When not selected, these ports are tied to their default values. For
information on these ports, see the
7 Series FPGAs GTX/GTH Transceivers User Guide
(UG476)
, the
7 Series FPGAs GTP Transceivers User Guide
(UG482)
UltraScale Architecture GTH Transceivers User Guide
, and the
Ultrascale
Architecture GTY Transceivers User Guide
(UG578)
).
IMPORTANT:
The ports in the Transceiver Control And Status Interface must be driven in accordance
with the appropriate GT user guide. Using the input signals listed in
unpredictable behavior of the IP core.
Note:
The Dynamic Reconfiguration Port is only available if the Transceiver Control and Status Ports
option is selected
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
Signal Name
Direction
Clock
Domain
Description
CHANNEL 0
GT0 DRP
gt0_drpaddr[8:0]
in
dclk
DRP address bus for channel 0
gt0_drpen
in
dclk
DRP enable signal.
0: No read or write operation performed.
1: enables a read or write operation.
gt0_drpdi[15:0]
in
dclk
Data bus for writing configuration data to the
transceiver for channel 0.
gt0_drpdo[15:0]
out
dclk
Data bus for reading configuration data from the
transceiver for channel 0.
gt0_drprdy
out
dclk
Indicates operation is complete for write operations
and data is valid for read operations for channel 0.
gt0_drpwe
in
dclk
DRP write enable for channel 0.
0: Read operation when drpen is 1.
1: Write operation when drpen is 1.
gt0_drp_busy
out
dclk
(GTPE2 all configurations or GTHE2 10G
configuration). Indicates the DRP interface is being
used internally by the serial transceiver and should not
be driven until this signal is deasserted.
GT0 TX Reset and Initialization
gt0_txpmareset_in
in
Async
Starts the TX PMA reset process.
gt0_txpcsreset_in
in
Async
Starts the TX PCS reset process.
gt0_txresetdone_out
out
clk156_out When asserted the serial transceiver TX has finished
reset and is ready for use.