
XAUI v12.3 Product Guide
22
PG053 April 6, 2016
Chapter 2:
Product Specification
GT1 TX Driver
gt1_txpostcursor_in[4:0]
in
Async
Transmitter post-cursor TX post-emphasis control.
gt1_txprecursor_in[4:0]
in
Async
Transmitter post-cursor TX pre-emphasis control.
gt1_txdiffctrl_in[3:0]
in
Async
Driver Swing Control.
gt1_txinhibit_in
in
clk156_out When High, this signal blocks the transmission of data.
GT1 PRBS
gt1_rxprbscntreset_in
in
clk156_out Resets the PRBS error counter.
gt1_rxprbserr_out
out
clk156_out This non-sticky status output indicates that PRBS
errors have occurred.
gt1_rxprbssel_in[2:0]
in
clk156_out Receiver PRBS checker test pattern control.
gt1_txprbssel_in[2:0]
in
clk156_out Transmitter PRBS generator test pattern control.
gt1_txprbsforceerr_in
in
clk156_out
When this port is driven High, errors are forced in the
PRBS transmitter. While this port is asserted, the
output data pattern contains errors.
GT1 RX CDR
gt1_rxcdrhold_in
in
Async
Hold the CDR control loop frozen.
GT1 Digital Monitor
gt1_dmonitorout_out[7:0]
out
Async
(GTXE2) Digital Monitor Output Bus
gt1_dmonitorout_out[14:0]
out
Async
(GTHE2) Digital Monitor Output Bus
gt1_dmonitorout_out[14:0]
out
Async
(GTPE2) Digital Monitor Output Bus
GT1 Status
gt1_rxdisperr_out[3:0]
out
clk156_out Active-High indicates the corresponding byte of the
received data has a disparity error
gt1_rxnotintable_out[3:0]
out
clk156_out
Active-High indicates the corresponding byte of the
received data was not a valid character in the 8B/10B
table.
gt1_rxcommadet_out
out
clk156_out This signal is asserted when the comma alignment
block detects a comma.
CHANNEL 2
GT2 DRP
gt2_drpaddr[8:0]
in
dclk
DRP address bus for channel 2.
gt2_drpen
in
dclk
DRP enable signal.
0: No read or write operation performed.
1: enables a read or write operation.
gt2_drpdi[15:0]
in
dclk
Data bus for writing configuration data to the
transceiver for channel 2.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description