XAUI v12.3 Product Guide
25
PG053 April 6, 2016
Chapter 2:
Product Specification
gt2_txprbssel_in[2:0]
in
clk156_out Transmitter PRBS generator test pattern control.
gt2_txprbsforceerr_in
in
clk156_out
When this port is driven High, errors are forced in the
PRBS transmitter. While this port is asserted, the
output data pattern contains errors.
GT2 RX CDR
gt2_rxcdrhold_in
in
Async
Hold the CDR control loop frozen.
GT2 Digital Monitor
gt2_dmonitorout_out[7:0]
out
Async
(GTXE2) Digital Monitor Output Bus
gt2_dmonitorout_out[14:0]
out
Async
(GTHE2) Digital Monitor Output Bus
gt2_dmonitorout_out[14:0]
out
Async
(GTPE2) Digital Monitor Output Bus
GT2 Status
gt2_rxdisperr_out[3:0]
out
clk156_out Active-High indicates the corresponding byte of the
received data has a disparity error
gt2_rxnotintable_out[3:0]
out
clk156_out
Active-High indicates the corresponding byte of the
received data was not a valid character in the 8B/10B
table.
gt2_rxcommadet_out
out
clk156_out This signal is asserted when the comma alignment
block detects a comma.
CHANNEL 3
GT3 DRP
gt3_drpaddr[8:0]
in
dclk
DRP address bus for channel 3.
gt3_drpen
in
dclk
DRP enable signal.
0: No read or write operation performed.
1: enables a read or write operation.
gt3_drpdi[15:0]
in
dclk
Data bus for writing configuration data to the
transceiver for channel 3.
gt3_drpdo[15:0]
out
dclk
Data bus for reading configuration data from the
transceiver for channel 3.
gt3_drprdy
out
dclk
Indicates operation is complete for write operations
and data is valid for read operations for channel 3.
gt3_drpwe
in
dclk
DRP write enable for channel 3.
0: Read operation when drpen is 1.
1: Write operation when drpen is 1.
gt3_drp_busy
out
dclk
(GTPE2 all configurations or GTHE2 10G
configuration). Indicates the DRP interface is being
used internally by the serial transceiver and should not
be driven until this signal is deasserted.
Table 2
‐
8:
Transceiver Control and Status Ports —7 Series FPGAs
(Cont’d)
Signal Name
Direction
Clock
Domain
Description