XAUI v12.3 Product Guide
86
PG053 April 6, 2016
Chapter 5:
Interfacing to the Core
Read Transaction
shows a Read transaction defined by OP=11. The XAUI core returns the 16-bit
word from the register at the current address.
Post-read-increment-address Transaction
shows a Post-read-increment-address transaction, defined by OP=10. The XAUI
core returns the 16-bit word from the register at the current address then increments the
current address. This allows sequential reading or writing by a STA master of a block of
register addresses.
X-Ref Target - Figure 5-9
Figure 5
‐
9:
MDIO Read Transaction
Z
1 1 1 0
1 1 P4 P3 P2 P1 P0 V4 V3 V2 V1 V0 Z 0 D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
0
Z
Z
Z
mdc
mdio
IDLE
IDLE
32 bits
PRE
ST
OP
PRTAD
DEVAD
TA
16-bit READ DATA
STA drives MDIO
MMD drives MDIO
X13680
X-Ref Target - Figure 5-10
Figure 5
‐
10:
MDIO Read-and-increment Transaction
Z
1 1 1 0
1 0 P4 P3 P2 P1 P0 V4 V3 V2 V1 V0 Z 0 D15
D14
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
0
Z
Z
Z
mdc
mdio
IDLE
IDLE
32 bitsPREST
OP
PRTAD
DEVAD
TA
16-bit READ DATA
STA drives MDIO
MMD drives MDIO
X13681