
Index
Index-11
real-time mode 7-7, 7-9
figure of execution states 7-10
real-time mode versus stop mode, figure 7-12
real-time operating system interrupt
(RTOSINT) 3-6, 7-14
Register Addressing Mode 5-2
register addressing modes 5-25
register changes C-4
register modifications C-3, F-2
register quick reference A-1
figures A-3
registers
accumulator 2-6
ADDRH 7-24
ADDRL 7-24
after reset 3-23
auxiliary registers (XAR0
−
XAR7) 2-12
conflicts, protection against 4-13
CPU registers (summary) 2-4
data page pointer (DP) 2-10
debug interrupt enable register
(DBGIER) 3-8
DMA control register 7-25
end address register (data logging) 7-26
interrupt-control registers (IFR, IER,
DBGIER) 2-14
interrupt enable register (IER) 3-8
interrupt flag register (IFR) 3-7
multiplicand (T) 2-8
product register (P) 2-9
program counter (PC) 2-14
quick reference A-1
quick reference figures A-3
return program counter (RPC) 2-14
stack pointer (SP) 2-11
start address register (data logging) 7-25
status register ST0 2-14, 2-16
status register ST1 2-14, 2-34
T register 2-8
registers after reset 3-23
repeat counter (RPTC) 2-39
repeat instructions D-13
repeatable instructions E-9, F-13
reserved addresses 1-8
Reserved memory C-14
reset 1-3
reset and interrupt signals 1-6
reset conditions C-10
Reset Conditions of Internal
Registers, table C-10
reset input signal (RS) 3-23
reset of CPU 3-23
Reset Values of the Status and
Control Registers, table A-2
Return Program Counter 2-5
Return program counter C-4
return program counter (RPC) 2-14
returns 2-39
ROL ACC 6-310
ROM code generation flow B-6
ROM codes, submitting custom B-1
ROM layout B-5
ROR ACC 6-311
rotate accumulator left 6-310
RPC (return program counter) 2-14
RPT #8bit 6-312
RPT loc16 6-312
RPTC (repeat counter) 2-39
run state 7-7, 7-10
S
SARAM mapping D-13
SAT ACC 6-313
SAT64 ACC:P 6-314
save 16
−
bit constant 6-164
SB 8bitOffset,COND 6-316
SBBU ACC,loc16 6-317
SBF 8bitOffset,EQ 6-318
SBF 8bitOffset,NEQ 6-318
SBF 8bitOffset,NTC 6-318
SBF 8bitOffset,TC 6-318
selecting device operating modes 7-5
set the AMODE bit 6-129
set the M0M1MAP bit 6-62
SETC C 6-320
SETC DBGM 6-320
SETC INTM 6-320
SETC OVM 6-320
SETC PAGE0 6-320
SETC SXM 6-320
SETC TC 6-320
SETC VMAP 6-320
Summary of Contents for TMS320C28x
Page 30: ...1 12...
Page 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Page 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Page 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Page 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Page 585: ...This page intentionally left blank 7 32 This page intentionally left blank...