3-1
CPU Interrupts and Reset
This chapter describes the available CPU interrupts and how they are handled
by the CPU. It also explains how to control those interrupts that can be con-
trolled through software. Finally, it describes how a hardware reset affects the
CPU.
Topic
Page
3.1
CPU Interrupts Overview
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.2
CPU Interrupt Vectors and Priorities
. . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.3
Maskable Interrupts: INT1
−
INT14, DLOGINT, and RTOSINT
. . . . . . .
3.4
Standard Operation for Maskable Interrupts
. . . . . . . . . . . . . . . . . . . .
3.5
Nonmaskable Interrupts
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.6
Illegal-Instruction Trap
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3.7
Hardware Reset (RS)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Chapter 3
Summary of Contents for TMS320C28x
Page 30: ...1 12...
Page 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Page 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Page 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Page 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Page 585: ...This page intentionally left blank 7 32 This page intentionally left blank...