Status Register (ST0)
2-18
4. Instructions That Affect OVC/OVCU (Continued)
Signed Addition Instructions
Effect on OVC/OVCU
MPYS P,T,loc16
QMPYSL P,XT,loc32
SBBU ACC,loc16
SQRS loc16
SUB ACC,#16bit << shift
SUB ACC,loc16 << shift
SUB ACC,loc16 << T
SUBB ACC,#8bit
SUBBL ACC,loc32
SUBL ACC,loc32
SUBL loc32,ACC
SUBRL loc32,ACC
SUBU ACC,loc16
SUBUL ACC,loc32
SUBUL P,loc32
Unsigned Instructions
Effect on OVC/OVCU
ADDUL ACC,loc32
Inc OVC/OVCU on unsigned carry
ADDUL P,loc32
IMPYAL P,XT,loc32
IMACL P,loc32,*XAR7/++
Misc Instructions
Effect on OVC/OVCU
SAT ACC
if(OVC > 0) Save
if(OVC < 0) Saturate
−
ve
OVC = 0
SAT64 ACC:P
ZAPA
OVC = 0
ZAP OVC
MOV OVC,loc16
OVC = [loc16(15:10)]
Summary of Contents for TMS320C28x
Page 30: ...1 12...
Page 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Page 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Page 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Page 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Page 585: ...This page intentionally left blank 7 32 This page intentionally left blank...