Register Figures
A-5
Register Quick Reference
Figure A
−
2. Status register ST1, Bits15
−
8
15
14
13
12
11
10
9
8
0
0
0
0
0
0
0
ÉÉÉÉÉ
ÉÉÉÉÉ
ÉÉÉÉÉ
0
ARP
XF
MOM1MAP
CNF
OBJMODE
AMODE
R/W
R/W
R/W
R/W
R
0
1
XF status bit
0
1
Address mode bit
0
1
Object compatibility mode bit
C2xLP-mapping mode bit
PAGE0 stack addressing mode
PAGE0 direct addressing mode
0
1
0
1
M0 and M1 mapping mode bit
Auxiliary register pointer
XAR0 selected
XAR1 selected
XAR2 selected
XAR3 selected
XAR4 selected
XAR5 selected
XAR6 selected
XAR7 selected
0
0
1
1
0
0
1
1
0
0
0
0
1
1
1
1
0
1
0
1
0
1
0
1
R/W
C27x compatible map
C28x/C2xLP compatible map
C28x/C27x processing mode
C2xLP addressing modes
XFS output signal low
XFS output signal is high
M0 is 0
−
3FF data, 400
−
7FF pro-
gram
M0 is 0
−
3FF data and program
SP starts at 0x400.
Summary of Contents for TMS320C28x
Page 30: ...1 12...
Page 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Page 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Page 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Page 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Page 585: ...This page intentionally left blank 7 32 This page intentionally left blank...