USCI Operation: I2C Mode
21-13
Universal Serial Communication Interface, I2C Mode
Figure 21−10. I
2
C Slave Receiver Mode
S
SLA/W
A
DATA
A
P or S
Reception of own
address and data
bytes. All are
acknowledged.
UCBxRXIFG= 1
DATA
DATA
A
A
UCTXNACK= 1
Refer to:
Timing Diagram
Bus not stalled even if
UCBxRXBUF not read
P or S
DATA
A
A
Arbitration lost as
master and
addressed as slave
UCALIFG= 1
UCMST= 0
UCTR= 0 (Receiver)
UCSTTIFG= 1
(UCGC= 1if general call)
UCBxTXIFG= 0
UCSTPIFG= 0
Last byte is not
acknowledged.
UCTR= 0(Receiver)
UCSTTIFG= 1
UCSTPIFG= 0
Gen Call
A
UCTR= 0(Receiver)
UCSTTIFG= 1
UCGC= 1
Reception of the
general call
address.
UCTXNACK= 0
Bus stalled
(SCL held low)
if UCBxRXBUF not read
Read data from UCBxRXBUF
Slave Transmitter
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...