Scan IF Operation
30-19
Scan IF
TSM Example
Figure 30−10 shows an example for a TSM sequence. The TSMx register
values for the example are shown in Table 30−6. ACLK and SIFCLK are not
drawn to scale. The TSM sequence starts with SIFTSM0 and ends with a set
SIFSTOP bit in SIFTSM9. Only the SIFTSM5 to SIFTSM9 states are shown.
Table 30−6.TSM Example Register Values
TSMx Register
TSMx Register Contents
SIFTSM5
0100Ah
SIFTSM6
00402h
SIFTSM7
01812h
SIFTSM8
00952h
SIFTSM9
00200h
The example also shows the affects of the clock synchronization when
switching between SIFCLK and ACLK. In state SIFTSM6, SIFACLK is set,
whereas in the previous state and the successive state, SIFACLK is cleared.
The waveform shows the duration of SIFTSM6 is less than one ACLK cycle
and the duration of state SIFTSM7 is up to one SIFCLK period longer than
configured by the SIFREPEATx bits.
Figure 30−10. Timing State Machine Example
SIFCLK
SIFEX(tsm)
SIFCA(tsm)
SIFRSON(tsm)
SIFDAC(tsm)
SIFSTOP(tsm)
ACLK
SIFCHx(tsm)
SIFTSM5
SIFTSM6
SIFTSM7
SIFTSM8
SIF
TSM9
SIF
TSM4
10
10
10
00
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...