5-3
FLL+ Clock Module
Figure 5−1. MSP430x43x, MSP430x44x and MSP430x461x Frequency-Locked Loop
10−bit
Frequency
Integrator
DCO
+
Modulator
DC
Generator
OSCOFF
FNx
SCG1
off
SCG0
Enable
PUC
Reset
ACLK
MCLK
XTS_FLL
DCOPLUS
FLL_DIVx
FLLDx
ACLK/n
CPUOFF
XT20FF
SELS
SELMx
10
M
fCrystal
SMCLK
SMCLKOFF
XIN
XOUT
XT2IN
XT2OUT
XT2 Oscillator
fDCO
+
−
fDCO/D
/(N+1)
0
1
1
0
1
0
1
0
00
01
10
11
00
01
10
11
Divider
/1/2/4/8
Divider
/1/2/4/8
4
LFXT1 Oscillator
LF
XT
0 V
LFOff
XT1Off
0 V
f
DCOCLK
XCAPxPF
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...