USCI Registers: SPI Mode
20-17
Universal Serial Communication Interface, SPI Mode
UCAxCTL1, USCI_Ax Control Register 1
UCBxCTL1, USCI_Bx Control Register 1
7
6
5
4
3
2
1
0
UCSSELx
Unused
UCSWRST
rw-0
rw-0
rw-0
†
r0
‡
rw-0
rw-0
rw-0
rw-0
rw-1
†
UCAxCTL1 (USCI_Ax)
‡
UCBxCTL1 (USCI_Bx)
UCSSELx
Bits
7-6
USCI clock source select. These bits select the BRCLK source clock in
master mode. UCxCLK is always used in slave mode.
00
NA
01
ACLK
10
SMCLK
11
SMCLK
Unused
Bits
5-1
Unused in synchronous mode (UCSYNC=1).
UCSWRST
Bit 0
Software reset enable
0
Disabled. USCI reset released for operation.
1
Enabled. USCI logic held in reset state.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...