Real-Time Clock Registers
14-14
Real Time Clock
IE2, Interrupt Enable Register 2
7
6
5
4
3
2
1
0
BTIE
rw-0
BTIE
Bit 7
Basic Timer1 interrupt enable. This bit enables the BTIFG interrupt. Because
other bits in IE2 may be used for other modules, it is recommended to set or
clear this bit using
BIS.B
or
BIC.B
instructions, rather than
MOV.B
or
CLR.B
instructions.
0
Interrupt not enabled
1
Interrupt enabled
Bits
6-1
These bits may be used by other modules. See device-specific data sheet.
IFG2, Interrupt Flag Register 2
7
6
5
4
3
2
1
0
BTIFG
rw-0
BTIFG
Bit 7
Basic Timer1 interrupt flag. Because other bits in IFG2 may be used for other
modules, it is recommended to clear BTIFG automatically by servicing the
interrupt, or by using
BIS.B
or
BIC.B
instructions, rather than
MOV.B
or
CLR.B
instructions.
0
No interrupt pending
1
Interrupt pending
Bits
6-1
These bits may be used by other modules. See device-specific data sheet.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...