Comparator_A Registers
23-11
Comparator_A
CACTL2, Comparator_A Control Register 2
7
6
5
4
3
2
1
0
Unused
P2CA1
P2CA0
CAF
CAOUT
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
r−(0)
Unused
Bits
7-4
Unused.
P2CA1
Bit 3
Pin to CA1. This bit selects the CA1 pin function.
0
The pin is not connected to CA1
1
The pin is connected to CA1
P2CA0
Bit 2
Pin to CA0. This bit selects the CA0 pin function.
0
The pin is not connected to CA0
1
The pin is connected to CA0
CAF
Bit 1
Comparator_A output filter
0
Comparator_A output is not filtered
1
Comparator_A output is filtered
CAOUT
Bit 0
Comparator_A output. This bit reflects the value of the comparator output.
Writing this bit has no effect.
CAPD, Comparator_A Port Disable Register
7
6
5
4
3
2
1
0
CAPD7
CAPD6
CAPD5
CAPD4
CAPD3
CAPD2
CAPD1
CAPD0
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
rw−(0)
CAPDx
Bits
7-0
Comparator_A port disable. These bits individually disable the input buffer
for the pins of the port associated with Comparator_A. For example, the
CAPDx bits can be used to individually enable or disable each P1.x pin
buffer. CAPD0 disables P1.0, CAPD1 disables P1.1, etc.
0
The input buffer is enabled.
1
The input buffer is disabled.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...