FLL+ Clock Module Registers
5-16
FLL+ Clock Module
FLL_CTL0, FLL+ Control Register 0
7
6
5
4
3
2
1
0
DCOPLUS
XTS_FLL
XCAPxPF
XT2OF
†
XT1OF
LFOF
DCOF
rw−0
rw−0
rw−0
rw−0
r−0
r−0
r−(1)
r−1
†
Not present in MSP430x41x, MSP430x42x devices
DCOPLUS
Bit 7
DCO output pre-divider. This bit selects if the DCO output is pre-divided
before sourcing MCLK or SMCLK. The division rate is selected with the
FLL_DIV bits
0
DCO output is divided
1
DCO output is not divided
XTS_FLL
Bit 6
LFTX1 mode select
0
Low frequency mode
1
High frequency mode
XCAPxPF
Bits
5−4
Oscillator capacitor selection. These bits select the effective capacitance
seen by the LFXT1 crystal or resonator. Should be set to 00 if the high
frequency mode is selected for LFXT1 with XTS_FLL = 1.
00
~1 pF
01
~6 pF
10
~8 pF
11
~10 pF
XT2OF
Bit 3
XT2 oscillator fault. Not present in MSP430x41x, MSP430x42x devices.
0
No fault condition present
1
Fault condition present
XT1OF
Bit 2
LFXT1 high frequency oscillator fault
0
No fault condition present
1
Fault condition present
LFOF
Bit 1
LFXT1 low frequency oscillator fault
0
No fault condition present
1
Fault condition present
DCOF
Bit 0
DCO oscillator fault
0
No fault condition present
1
Fault condition present
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...