Timer_A Introduction
15-3
Timer_A
Figure 15−1. Timer_A Block Diagram
CCR4
Compararator 4
CCI
15
0
CCISx
OUTMODx
Capture
Mode
CMx
Sync
SCS
COV
logic
Output
Unit4
D Set Q
EQU0
OUT
OUT4 Signal
Reset
GND
VCC
CCI4A
CCI4B
EQU4
Divider
1/2/4/8
Count
Mode
16−bit Timer
TAR
RC
Set TAIFG
15
0
TASSELx
MCx
IDx
00
01
10
11
Clear
Timer Clock
EQU0
Timer Clock
Timer Clock
TACCR4
SCCI
Y
A
EN
CCR1
POR
TACLR
CCR0
Timer Block
00
01
10
11
Set TA1CCR4
CCIFG
CAP
1
0
1
0
CCR2
CCR3
ACLK
SMCLK
TACLK
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...