EEM Configurations
31-6
Embedded Emulation Module (EEM)
31.3 EEM Configurations
Table 31−1 gives an overview of the EEM configurations in the MSP430 4xx
family. The implemented configuration is device dependent (see the
device-specific data sheet.
Table 31−1.4xx EEM Configurations
Feature
XS
S
M
L
Memory Bus Triggers
2
(
=
,
≠
only)
3
5
8
Memory Bus Trigger Mask for
1) Low byte
2) High byte
1) Low byte
2) High byte
1) Low byte
2) High byte
All 16 or 20 bits
CPU Register Write Triggers
0
1
1
2
Combination Triggers
2
4
6
8
Sequencer
No
No
Yes
Yes
State Storage
No
No
No
Yes
In general the following features can be found on any 4xx device:
-
At least two MAB/MDB triggers supporting
J
Distinction between CPU, DMA, read, and write accesses
J
=
,
≠
,
≥
, or
≤
comparison (in XS only
=
,
≠
)
-
At least two trigger combination registers
-
Hardware breakpoints using the CPU Stop reaction
-
Clock control with individual control of module clocks
(in some XS configurations, the control of module clocks is hardwired)
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...