Timer_B Registers
16-25
Timer_B
CCIE
Bit 4
Capture/compare interrupt enable. This bit enables the interrupt request of
the corresponding CCIFG flag.
0
Interrupt disabled
1
Interrupt enabled
CCI
Bit 3
Capture/compare input. The selected input signal can be read by this bit.
OUT
Bit 2
Output. For output mode 0, this bit directly controls the state of the output.
0
Output low
1
Output high
COV
Bit 1
Capture overflow. This bit indicates a capture overflow occurred. COV must
be reset with software.
0
No capture overflow occurred
1
Capture overflow occurred
CCIFG
Bit 0
Capture/compare interrupt flag
0
No interrupt pending
1
Interrupt pending
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...