Basic Timer1 Introduction
13-6
Basic Timer1
13.3 Basic Timer1 Registers
The watchdog timer module registers are listed in Table 13−1.
Table 13−1.Basic Timer1 Registers
Register
Short Form
Register Type
Address
Initial State
Basic Timer1 Control
BTCTL
Read/write
040h
Unchanged
Basic Timer1 Counter 1
BTCNT1
Read/write
046h
Unchanged
Basic Timer1 Counter 2
BTCNT2
Read/write
047h
Unchanged
SFR interrupt enable register 2
IE2
Read/write
001h
Reset with PUC
SFR interrupt flag register 2
IFG2
Read/write
003h
Reset with PUC
Note:
The Basic Timer1 registers should be configured at power-up. There is no initial state for BTCTL, BTCNT1, or BTCNT2.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...