MSP430X Extended Instructions
4-49
16-Bit MSP430X CPU
The four possible addressing combinations for the extension word for format-I
instructions are shown in Figure 4−29.
Figure 4−29. Extended Format-I Instruction Formats
15
14
13
12
11
10
9
8
7
6
5
4
3
0
0
0
0
1
1
0
A/L
n−1/Rn
Op-code
B/W
dst
0
ZC
#
0
0
src
0
0
0
0
0
0
1
1
A/L
Op-code
B/W
dst
src.15:0
src.19:16
0
0
src
Ad
As
0
0
0
1
1
A/L
Op-code
B/W
dst
dst.15:0
0
0
src
Ad
0
0
0
1
1
A/L
dst.19:16
Op-code
B/W
dst
src.15:0
0
0
src
Ad
0
0
0
0
dst.19:16
0
0
0
0
As
src.19:16
As
dst.15:0
If the 20-bit address of a source or destination operand is located in memory,
not in a CPU register, then two words are used for this operand as shown in
Figure 4−30.
Figure 4−30. 20-Bit Addresses in Memory
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
19:16
Operand LSBs 15:0
0
.......................................................................................
Address
2
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...