Instruction Set
3-68
RISC 16-Bit CPU
SWPB
Swap bytes
Syntax
SWPB
dst
Operation
Bits 15 to 8 <−> bits 7 to 0
Description
The destination operand high and low bytes are exchanged as shown in
Figure 3−18.
Status Bits
Status bits are not affected.
Mode Bits
OSCOFF, CPUOFF, and GIE are not affected.
Figure 3−18. Destination Operand Byte Swap
15
8
7
0
Example
MOV
#040BFh,R7
; 0100000010111111 −> R7
SWPB
R7
; 1011111101000000 in R7
Example
The value in R5 is multiplied by 256. The result is stored in R5,R4.
SWPB
R5
;
MOV
R5,R4
;Copy the swapped value to R4
BIC
#0FF00h,R5
;Correct the result
BIC
#00FFh,R4
;Correct the result
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...