Extended Instructions
4-121
16-Bit MSP430X CPU
* CLRX.A
Clear destination address-word
* CLRX.[W]
Clear destination word
* CLRX.B
Clear destination byte
Syntax
CLRX.A
dst
CLRX
dst or CLRX.W
dst
CLRX.B
dst
Operation
0 −> dst
Emulation
MOVX.A
#0,dst
MOVX
#0,dst
MOVX.B
#0,dst
Description
The destination operand is cleared.
Status Bits
Status bits are not affected.
Example
RAM address-word TONI is cleared.
CLRX.A
TONI
; 0 −> TONI
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...